## **Test Bench Project**

Verificación Pre-silicio Primavera 2022

Josue Isaias Gomez Cosme Bruno Hernández López Jose Alberto Gomez Diaz Christian Aaron Ortega Blanco



### Abstract



Functions used: match(): search(): sub(): replace(): rstrip(): find(): append(): join(): Libraries: re, array, match.



Functions used: open(): getline(): find(): erase(): substr(): find(): pushback(): at(): Libraries; iostream, fstream, string, vect or, math.h.



Functions used: regex.search(): getline(): regex\_macth(): erase(): substr(): find(): pushback(): at(): Libraries; iostream, fstream, string, vect or, math.h, regex.

## Structure





## Read file and delete the unnecessary text

```
while (!archivo.eof()) {
   getline(archivo, texto);
   if (texto.find("//")!=string::npos){
                                               //Comments inside the design are removed
       int t1 = texto.length();
       int ecom = texto.find("//");
       texto.erase(ecom, t1-ecom);
   if (texto.find(''')!=string::npos){
                                             //The libraries inside the design are removed
       int t1 = texto.length();
       int ecom = texto.find(''');
       texto.erase(ecom, t1-ecom);
      (texto.find('#')!=string::npos){
                                             //Parameters inside the design are removed
       int t1 = texto.length();
       int ecom = texto.find('#');
       texto.erase(ecom,t1-ecom);
```

#### Extract module statement

```
string text = Prueba;
string temp=Prueba.substr(Prueba.find("module"),Prueba.find('('));
temp.erase(0,Prueba.find("module")+6);
module name.append(temp);
int a = Prueba.find("(");
int b = a + 1;
int c = Prueba.find(")", a);
for (int i = a; i <= c; i++) {
   Apend.push_back(Prueba[i]);
```

#### **Containers**

```
string module=lectura();

vector<string> inputs; //inputs vector
vector<string> outputs; //outputs vector

vector<int> bitsint; //vector with the number of bits per input
vector<int> bitsout; //vector with the number of bits per output

vector<string> bitrgint; //vector with range of input buses
vector<string> bitrgout; //vector with range of output buses
string inouts="";
```

## Identify if it is input or output

```
if(instruction.find("input")!=-1){
    instruction.replace(0,instruction.find("input")+5,"reg ");//word "input" is replaced by "reg"
    inputs.push_back(instruction);//adds to array of inputs
    string temp=instruction;
    temp.replace(0,(temp.find(']')+1),"");
    if (temp.substr(0,3)=="reg")temp.replace(0,3,"");
    inouts+=temp;
    inouts+=temp;
    inouts+=",";
    linout=true; //flag was input
```

#### Variables without identifier

```
if(linout){ //if the last variable was input
    string temp=inputs.back();
    if(temp.find(']')!=string::npos){
        temp=temp.substr(0,temp.find(']')+1);
    else{
        temp=temp.substr(0,2);
    if(temp.find(']')!=-1) temp=temp.substr(0,temp.find(']')+1);
    else temp="reg ";
    inouts+=instruction;
    inouts+=",";
    temp+=" "+instruction; //concatenate variable name and its values
    inputs.push back(temp);
```

## Testbench structure



## inputs

Input reg [1:0] A Input [2:0] B Input reg C Input D

## outputs

Output W
Output X
Output Y
Output Z

## bitsint

## module\_name

### inouts

A, B, C, D, W, X, Y, Z

```
int combinaciones=0;
string input_comb;
vector<string> arr= inputs;
for (int i=0; i<arr.size(); i++) {
    arr[i].erase(0,arr[i].find("reg")+3);
    if(arr[i].find(']')!=-1)arr[i].erase(0,arr[i].find(']')+1);
    input_comb.append(arr[i]);
    input_comb.append(",");
}
input_comb.erase(input_comb.length()-1,input_comb.length());</pre>
```

## arr=inputs

input\_comb

A, B, C, D

## Beginning of text file generation for testbench

```
ofstream myfile;
myfile.open ("testBench.txt");
mvfile << "`timescale 1ns/100ps\n";</pre>
myfile <<"module automatic_TB ();\n";</pre>
myfile << "/*
                       variables
                                             */\n":
for(int i=0;i<inputs.size();i++){</pre>
  myfile << inputs[i]<<";\n";</pre>
  for(int i=0;i<outputs.size();i++){</pre>
  myfile << outputs[i] <<";\n";</pre>
myfile << "\n";</pre>
myfile << module name <<"\n"; //module name
myfile << "DUT("<< inouts <<"); \n"; /// module variables
myfile << "initial begin\n";</pre>
myfile << "$dumpvars; $dumpfile(\"dump.vcd\");\n";</pre>
myfile << "\n$monitor(\"";</pre>
for (int i=0;i<inputs.size();i++) myfile << "%b ";</pre>
for (int i=0;i<outputs.size();i++) myfile << "%b ";</pre>
myfile << "\",";</pre>
myfile << inouts;</pre>
myfile << ");\n";</pre>
```

## Inputs combinations logic

```
for (int i=0; i bitsint.size(); i++) {
   combinaciones+=bitsint[i];
}
combinaciones=pow (2, combinaciones);
```

```
[2, 1, 2]

combinaciones = 2+1+2=5

combinaciones = 2 \cdot 5 = 32
```

```
myfile << "\nfor(int i=0;i<"<<combinaciones<<";i++)begin";
myfile << "\n {"<<input_comb<<"}=i;";
myfile << "\n #1;";
myfile << "\nend";</pre>
```

#### Final testbench elements

```
myfile << "$finish();\n";
myfile << "end\n";
myfile << "endmodule\n";
myfile << "/* ------module end--------------------*/\n";
myfile << "\n";</pre>
myfile.close();
```

# Results: compile C++ programs

compile a c++ script will create an executable file.



# Results: preparing the design file

to create a new Testbench file, its necessary to add a Design.txt file with the top level code in the program folder.



## Results: running programs

the execution of the .exe files will return an automatic generated TestBench file of the given design.txt located on the programs folder.



## Results:

```
And gate 2.sv
                                                                                                                     * m_E.sv * m_F.sv * m_G_1.sv * m_G_2.sv *
 22 timescale 1ns/100ps
 23 module automatic_TB ():
                                                                                    m_H.sv × m_I.sv × m_J.sv × m_K.sv
 24 /* variables */
 25 rea A:
                                                                                      1 module decoder(A,B,C,D,s0,s1,s2,s3,s4,s5,s6,s7,s8,s9,s10,s11,s12,s13);SV/Verilog Desig
 26 reg B;
                                                                                         input A.B.C.D:
 27 reg C;
                                                                                         output s0,s1,s2,s3,s4,s5,s6,s7,s8,s9,s10,s11,s12,s13;
 28 reg D;
                                                                                      4 m_A u1(A.B.C.D.s0):
 29 wire s0;
                                                                                      5 m_B u2(A,B,C,D,s1);
 30 wire s1;
                                                                                      6 m_C u3(A.B.C.D.s2):
 31 wire s2:
                                                                                         m_D u4(A,B,C,D,s3);
 32 wire s3;
                                                                                      8 m_E u5(A.B.C.D.s4):
 33 wire s4:
                                                                                      9 m_F u6(A,B,C,D,s5);
 34 wire s5;
                                                                                     10 m_G_1 u7(A.B.C.D.s6):
 35 wire s6;
                                                                                     11  m_G_2 u8(A,B,C,D,s7);
 36 wire s7;
                                                                                     12 m_H u9(A.B.C.D.s8);
 37 wire s8;
                                                                                     13 m_I u10(A,B,C,D,s9);
 38 wire s9;
                                                                                     14 m_J u11(A.B.C.D.s10):
 39 wire s10:
                                                                                     15 m_K u12(A,B,C,D,s11);
 40 wire s11;
                                                                                     16 m_L u13(A.B.C.D.s12):
 41 wire s12:
                                                                                     17 m_M u14(A,B,C,D,s13);
 42 wire s13;
                                                                                     18 endmodule
 44 decoder
 45 DUT( A,B,C,D, s0,s1,s2,s3,s4,s5,s6,s7,s8,s9,s10,s11,s12,s13);
 46 initial begin
 47 $dumpvars: $dumpfile("dump.vcd"):
 s0,s1,s2,s3,s4,s5,s6,s7,s8,s9,s10,s11,s12,s13);
         Share

    Log

# KERNEL: 0 0 0 0 : 1 0 0 1 1 1 0 0 0 0 0 0 0
# KERNEL: 0 0 0 1 : 0 0 0 0 1 1 1 0 0 0 0 0 1 0
# KERNEL: 0 0 1 0 : 0 0 0 0 0 0 0 1 0 0 0 0 1 0
# KERNEL: 0 0 1 1 : 0 0 0 0 0 0 0 0 0 1 0 0 1 0
# KERNEL: 0 1 0 0 : 0 0 0 1 0 0 0 1 0 0 0 0 1
# KERNEL: 0 1 0 1 : 0 0 0 1 1 1 1 0 0 0 0 0 0 0
# KERNEL: 0 1 1 0 : 0 0 0 0 0 0 0 0 0 1 0 0 1 0
# KERNEL: 0 1 1 1 : 0 0 0 1 1 0 1 0 0 0 0 0 1 0
# KERNEL: 1 0 0 0 : 0 0 0 0 1 0 1 0 0 0 0 0 1 0
# KERNEL: 1 0 0 1 : 0 0 0 0 1 1 1 0 0 0 0 0 1 0
# KERNEL: 1 0 1 0 : 0 0 0 0 1 0 1 0 0 0 0 0 1 0
```

#### Differences between codes

python script with regular expressions



```
man = open('design.txt')
patterns=['module ','input ','output ']
Lines= []
Final='
for linea in man:
    linea = linea.rstrip()
    for pattern in patterns:
        if re.search(pattern,linea):
            linea = linea.strip()
            #linea = linea.rstrip(",")
            linea = linea.replace("reg","")
            linea = linea.replace("wire","")
            linea = linea.replace(";","")
            if re.search('\,',linea):
                 linea = linea.rstrip(linea[1])
            Lines.append(linea)
 print(Lines)
```

c++ script with regular expressions



```
//int par=module.find('(');
string t;
smatch m;
//std::regex_match (s , m, std::regex("\\b(string temp=Prueba;
regex e ("module\\s+(\\w+)\\s*+\\(([^)]+)");
while (regex_search (temp,m,e)) {
   cout<<m[2];
   t.append(m[2]);
   cout << end1;
   temp = m.suffix().str();
}</pre>
```

string text = Prueba;

#### **RESULT**

```
pythonLines="module(input A,output B)"
c++(regex)t="(input A,output B)"
c++Prueba="(input A,output B)"
```

#### Recommendations

It is possible to find issues in the generated file, they could happen if the format of the Design file were full of module instantiations or the module variables were wrongly declared. Depending on which program we chose, the format will have more or less flexibility, for example, the python script could fail if the declarations of the variables begin with a tabulation or a blank space, otherwise, the simple C++ script is going to successfully make the TestBench no matter how many blank spaces are. The C++ script with regular expressions will return the most polished format.

### **Conclusions**

Each programming language has its rules, pros and cons, but it is essential to find that each and every one of them can have the same structure.



#### References

- 1. <a href="https://regex101.com/">https://regex101.com/</a>
- 2. <a href="https://en.cppreference.com/w/cpp/regex">https://en.cppreference.com/w/cpp/regex</a>
- 3. <a href="https://sq.com.mx/content/view/545">https://sq.com.mx/content/view/545</a>
- 4. <a href="https://pythex.org/">https://pythex.org/</a>
- 5. <a href="https://www.regextester.com/102475">https://www.regextester.com/102475</a>
- 6. <a href="https://docs.python.org/3/howto/regex.html">https://docs.python.org/3/howto/regex.html</a>
- 7. <a href="https://docs.python.org/3/library/re.html">https://docs.python.org/3/library/re.html</a>